# AN10833 # MIFARE Type Identification Procedure Rev. 3.2 — 29 August 2011 **Application note COMPANY PUBLIC** #### **Document information** | Info | Content | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Keywords | MIFARE, ISO/IEC 14443 | | Abstract | This document describes how to differentiate between the members of the MIFARE card IC family. ISO/IEC 14443-3 describes the initialization and anti-collision procedure, and ISO/IEC 14443-4 describes the protocol activation procedure. This document shows how to use these procedures to deliver the chip type information for all MIFARE ICs. | # **MIFARE Type Identification Procedure** #### **Revision history** | Rev | Date | Description | |-----|----------|-------------------------------------------------------------------------------------------------------------| | 3.2 | 20110829 | Update for the new MIFARE Classic with 7 byte UID option | | 3.1 | 20090707 | Correction of Table 12 | | 3 | 20090518 | Third release (supersedes AN MIFARE Interface Platform, Type Identification Procedure, Rev. 1.3, Nov. 2004) | # **Contact information** For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a> For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> #### **MIFARE Type Identification Procedure** # 1. Introduction #### 1.1 Terms and Abbreviations <u>Table 1</u> shows the terms and abbreviation used in this document. All the "Type A" related definitions are used and described in the ISO/IEC 14443 documents. Table 1. Abbreviations | Abbreviation | | |--------------|----------------------------------------------------------------------------------------------------------| | ATQA | Answer To Request acc. to ISO/IEC 14443-4 | | ATS | Answer To Select acc. to ISO/IEC 14443-4 | | DIF | Dual Interface (cards) | | cos | Card Operating System | | CL | Cascade Level acc. to ISO/IEC 14443-3 | | СТ | Cascade Tag, Type A | | n.a. | not applicable | | NFC | Near Field Communication | | PCD | Proximity Coupling Device ("Contactless Reader") | | PICC | Proximity Integrated Circuit ("Contactless Card") | | PKE | Public Key Encryption (like RSA or ECC) | | REQA | Request Command, Type A | | SAK | Select Acknowledge, Type A | | Select | Select Command, Type A | | RID | Random ID, typically dynamically generated at Power-on Reset (UID0 = "0x08", Random number in UID1 UID3) | | RFU | Reserved for future use | | UID | Unique Identifier, Type A | | NUID | Non-Unique Identifier | | | | # 1.2 Scope This document describes how to differentiate between the members of the MIFARE interface card IC family. The ISO/IEC 14443-3 describes the initialisation and anti-collision procedure for type A, which delivers the card type information for all MIFARE cards. The MIFARE cards are ISO/IEC 14443-3 compatible. Therefore already existing applications can easily be extended to operate with newer MIFARE chips respectively all other ISO/IEC 14443-3 compatible PICCs. #### **MIFARE Type Identification Procedure** This document provides an easy guideline how the ISO/IEC 14443 compatible PCD should handle the MIFARE cards and how it can distinguish between the different available types of MIFARE cards. #### 1.3 MIFARE and ISO/IEC 14443 #### **1.3.1 MIFARE** All MIFARE ICs are compliant to the ISO/IEC 14443 part 1, part 2 and part 3. The T=CL protocol as defined in the ISO/IEC 14443-4 is supported by MIFARE DESFire, the NXP Dual or Triple Interface Card ICs (like SmartMX), and the MIFARE Plus in the security level 3. The MIFARE Classic 1K, the MIFARE Mini, the MIFARE Classic 4K, the MIFARE Ultralight, the MIFARE Ultralight C and the MIFARE Plus in the security level 1 and 2 use the MIFARE Protocol. The MIFARE Classic 1K, the MIFARE Mini, and the MIFARE Classic 4K use the proprietary MIFARE Crypto 1. #### 1.3.2 ISO/IEC 14443 The ISO/IEC 14443 consists of 4 parts. #### 1.3.2.1 Part 1: Physical characteristics The ISO/IEC 14443-1 defines the physical size of the ISO/IEC 14443 PICC and its antenna. #### 1.3.2.2 Part 2: RF signal & power interface The ISO/IEC 14443-2 defines the carrier frequency of 13.56 MHz, the modulation and coding, and the minimum and maximum field-strength. It is split up into type A (= MIFARE) and type B. #### 1.3.2.3 Part 3: Initialization & anti-collision The ISO/IEC 14443-3 defines the start of communication and how to select the PICC. Sometimes this is called "Card Activation Sequence". It is split up into type A (= MIFARE) and type B. #### 1.3.2.4 Part 4: Transmission protocol The ISO/IEC 14443-4 defines the protocol for a data exchange between PCD and PICC. This protocol often is called "T=CL" protocol. Please refer to the ISO/IEC 14443 documents for details. # **MIFARE Type Identification Procedure** # 2. MIFARE IC types The <u>Table 2</u> shows the NXP MIFARE ICs and their features, <u>Table 3</u> shows the supported ISO layers. Table 2. NXP Contactless Card IC Feature Overview | | MIFARE<br>Ultralight | MIFARE<br>Ultralight C | MIFARE<br>Classic | MIFARE<br>Plus | MIFARE<br>DESFire | DIF (like<br>SmartMX) | |-----------------------|----------------------|------------------------|-------------------------------------|---------------------------------|------------------------------------|---------------------------------| | HW Crypto | - | 3DES | Crypto1 | Crypto1,<br>AES | 3DES, AES | 3DES, AES,<br>PKE | | EEPROM | 512 bit | 1536 bit | 320 Bytes,<br>1k Bytes,<br>4k Bytes | 2k Bytes,<br>4k Bytes | 2k Bytes,<br>4k Bytes,<br>8k Bytes | 4k Bytes –<br>144k Bytes | | Special<br>Features | - | - | - | MIFARE<br>Classic<br>compatible | - | MIFARE<br>Classic<br>compatible | | Certification | - | - | - | CC EAL 4+ | CC EAL 4+ | CC EAL 5+ | | Contactless interface | ISO/IEC<br>14443A | ISO/IEC<br>14443A | ISO/IEC<br>14443A | ISO/IEC<br>14443A | ISO/IEC<br>14443A | ISO/IEC<br>14443A | | Table 3. NXP C | Contactless Card IC | C compliance overview | |----------------|---------------------|-----------------------| |----------------|---------------------|-----------------------| | ISO layer | MIFARE<br>Ultralight | MIFARE<br>Ultralight C | MIFARE<br>Classic | MIFARE<br>Plus | MIFARE<br>DESFire | SmartMX<br>platform | |---------------------|----------------------|------------------------|-------------------|----------------|-------------------|---------------------| | ISO/IEC<br>14443 -4 | | | | <b>√</b> ¹ | ✓ | ✓ | | ISO/IEC<br>14443 -3 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | ISO/IEC<br>14443 -2 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | ISO/IEC<br>14443 -1 | | | , | $\sqrt{2}$ | | | <sup>1.</sup> In security level 3. <sup>2.</sup> Depends on the card design, the IC alone cannot meet the physical characteristics. #### **MIFARE Type Identification Procedure** # 3. Chip Type Identification Procedure The PCD typically polls for PICCs in the field. This is done with the REQA. When a PICC is within the operating range of the PCD and receives the REQA, any MIFARE PICC returns the ATQA. The content of the ATQA should be ignored in a real application, even though according to the ISO/IEC 14443 it indicates that the PICC supports the Anticollision scheme. **Note:** In the case two or more MIFARE PICCs are in the operating field of the PCD at the same time, the received (combined) ATQA might contain "collisions". That means there might be no unambiguous content anyway. The complete card activation sequence is shown in the Fig 1 and Fig 2. The bit 6<sup>3</sup> in the SAK indicates, whether the PICC is compliant to the ISO/IEC14443-4 or not. However, it does not necessarily indicate, whether the PICC supports the MIFARE Protocol or not. For more details about selecting the different type of MIFARE cards refer to the AN "MIFARE ISO/IEC 14443 PICC Selection". **Note:** For more details regarding the selection of one of the different types of MIFARE cards based on the SAK refer to AN 130830 "MIFARE ISO/IEC 14443 PICC Selection". <sup>3.</sup> Attention: The bit numbering in the ISO/IEC 14443 document starts with bit 1 ... 8, but not bit 0...7. # **MIFARE Type Identification Procedure** - (1) The CT (= Cascade Tag, Type A) byte indicates that the UID is not received completely yet. It indicates that another anticollision loop on the next higher cascade level is required to get the complete UID. - Fig 2. Anticollision Loop as part of the Card Activation Sequence #### **MIFARE Type Identification Procedure** # 3.1 Coding of Answer to Request Type A (ATQA) <u>Table 4</u> shows the coding of the ATQA as described in the ISO/IEC 14443-3. The RFU marked bits must be set to "0", the proprietary bits might be used for proprietary codings. In real application the content details of the ATQA are recommended to be ignored anyway. Table 5 shows the ATQA coding of the NXP card ICs. - **Note 1:** The bit numbering in the ISO/IEC 14443 starts with LSBit = bit 1, but not LSBit = bit 0. So one byte counts bit 1...8 instead of bit 0...7. - **Note 2:** The ISO/IEC 14443 transfers LSByte first. So e.g. 0x 00 44 (ATQA of the MF UL) is often received as 0x 44 00. Table 4. ATQA Coding according to the ISO/IEC 14443-3 | Bit number | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | |-----------------|----|----|----|----|-----|--------|-----|---|-----|------|-----|-----|------|------|---------|------| | ISO/IEC 14443-3 | RF | J | | | Pro | prieta | ary | | UIE | Size | RFU | Bit | Fram | e An | ticolli | sion | | Proprietary | 0 | 0 | 0 | 0 | | | | 1 | | | 0 | | | | | | | | 0 | 0 | 0 | 0 | | | 1 | | | | 0 | | | | | | | | 0 | 0 | 0 | 0 | | 1 | | | | | 0 | | | | | | | Single Size UID | 0 | 0 | 0 | 0 | | | | | 0 | 0 | 0 | | | | | | | Double Size UID | 0 | 0 | 0 | 0 | | | | | 0 | 1 | 0 | | | | | | | Triple Size UID | 0 | 0 | 0 | 0 | | | | | 1 | 0 | 0 | | | | | | | RFU | 0 | 0 | 0 | 0 | | | | | 1 | 1 | 0 | | | | | | | Anticollision | 0 | 0 | 0 | 0 | | | | | | | 0 | 1 | 0 | 0 | 0 | 0 | | supported | 0 | 0 | 0 | 0 | | | | | | | 0 | 0 | 1 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | | | | | | | 0 | 0 | 0 | 1 | 0 | 0 | | | 0 | 0 | 0 | 0 | | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | | | 0 | 0 | 0 | 0 | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | # **MIFARE Type Identification Procedure** Table 5. ATQA Coding of NXP Contactless Card ICs X: depends on the COS | Bit number | Hex<br>Value | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | |----------------------------------------------|--------------|----|----|----|----|----|-------|-------|---|---|-----------------------|-----|---|---|---------------|-------------|---| | ISO/IEC 14443-3 | | | RI | ⁼U | | F | Propr | ietar | у | | ID<br>ze | RFU | | | Frai<br>-coll | me<br>ision | | | MIFARE<br>Ultralight | 00 44 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | MIFARE<br>Ultralight C | 00 44 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | MIFARE Mini | 00 x4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $x^4$ | 0 | 0 | 0 | 1 | 0 | 0 | | MIFARE Classic<br>1K | 00 x4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | <b>x</b> <sup>5</sup> | 0 | 0 | 0 | 1 | 0 | 0 | | MIFARE Classic<br>4K | 00 x2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | x <sup>6</sup> | 0 | 0 | 0 | 0 | 1 | 0 | | MIFARE Plus<br>(4 Byte UID or<br>4 Byte RID) | 00 04 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | MIFARE Plus<br>(4 Byte UID or<br>4 Byte RID) | 00 02 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | MIFARE Plus<br>(7 Byte UID) | 00 44 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | MIFARE Plus<br>(7 Byte UID) | 00 42 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | MIFARE<br>DESFire | 03 44 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | P3SR008 | 00 44 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | SmartMX with<br>MIFARE 1K<br>emulation | 0X 04 | 0 | 0 | 0 | 0 | х | Х | Х | Х | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | SmartMX with<br>MIFARE 4K<br>emulation | 0X 02 | 0 | 0 | 0 | 0 | х | Х | Х | Х | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | SmartMX with 7 Byte UID | 0X 48 | 0 | 0 | 0 | 0 | х | х | х | Х | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | <sup>4.</sup> $^{4}$ The 7 byte UID MIFARE Mini has bit 7 = 1, even if the 4 byte NUID mapping is enabled. <sup>5.</sup> The 7 byte UID MIFARE Classic 1K has bit 7 = 1, even if the 4 byte NUID mapping is enabled. <sup>6. &</sup>lt;sup>6</sup> The 7 byte UID MIFARE Classic 4K has bit 7 = 1, even if the 4 byte NUID mapping is enabled. #### **MIFARE Type Identification Procedure** # 3.2 Coding of Select Acknowledge (SAK) <u>Table 6</u> shows the coding of the SAK of the NXP card ICs as described in the ISO/IEC 14443-3. It indicates the ISO/IEC 18092 protocol compliance, too. The RFU marked bits must be set to "0", the proprietary bits might be used for proprietary coding. In case of double size UIDs or triple size UIDs always **only** the last SAK shall be used to distinguish the chip type. Note: RIDs always use the size of single size Table 6. UIDs (4 Bytes) SAK coding of NXP Contactless Card ICs Coding according to the ISO/IEC 14443-3 and ISO/IEC 18092. X = do not care | Coding according to the Is | | | | | | | 6 | 5<br>5 | 4 | 3 | 2 | 1 | |--------------------------------------------|-------------|----------|---------------|--------------|---|---|---|--------|---|---|---|---| | Bit number | UID<br>size | Memory | Sec.<br>Level | Hex<br>Value | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | UID not complete | | | | 04 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | UID complete,<br>PICC compliant with ISO/ | | | Х | Χ | 1 | X | Х | 0 | X | X | | | | UID complete,<br>PICC not compliant with I | SO/IEC 1 | 4443-4 | | | Х | Χ | 0 | X | Χ | 0 | X | Х | | UID complete,<br>PICC compliant with ISO/ | IEC 1809 | )2 (NFC) | | | Х | 1 | X | Х | Χ | 0 | Х | Χ | | UID complete,<br>PICC not compliant with I | SO/IEC 1 | 8092 | | | X | 0 | X | Х | Х | 0 | Х | Х | | Any MIFARE CL17 | double | | | 04 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | MIFARE DESFire CL1 | double | - | - | 24 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | MIFARE DESFire EV1 CL1 | double | - | - | 24 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | MIFARE Ultralight CL2 | double | | | 00 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | MIFARE Ultralight C<br>CL2 | double | | | 00 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | MIFARE Mini | single | 0.3K | - | 09 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | MIFARE Classic 1K | single | 1K | - | 80 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | MIFARE Classic 4K | single | 4K | - | 18 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | MIFARE Mini CL2 | double | 0.3K | - | 09 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | MIFARE Classic 1K CL2 | double | 1K | - | 80 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | MIFARE Classic 4K CL2 | double | 4K | - | 18 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | MIFARE Plus | single | 2K | 1 | 80 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | MIFARE Plus | single | 4K | 1 | 18 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | MIFARE Plus CL2 | double | 2K | 1 | 80 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | MIFARE Plus CL2 | double | 4K | 1 | 18 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | MIFARE Plus | single | 2K | 2 | 10 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | MIFARE Plus | single | 4K | 2 | 11 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | MIFARE Plus CL2 | double | 2K | 2 | 10 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | MIFARE Plus CL2 | double | 4K | 2 | 11 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | MIFARE Plus | single | 2K | 3 | 20 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | MIFARE Plus | single | 4K | 3 | 20 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | MIFARE Plus CL2 | double | 2K | 3 | 20 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | MIFARE Plus CL2 | double | 4K | 3 | 20 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | <sup>7. 7.</sup> Except the MIFARE DESFire and MIFARE DESFire EV1. #### **MIFARE Type Identification Procedure** | Bit number | UID<br>size | Memory | | Hex<br>Value | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | |------------------------|-------------|--------|---|-----------------|---|---|---|---|---|---|---|---| | MIFARE DESFire CL2 | double | 4K | - | 20 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | MIFARE DESFire EV1 CL2 | double | 2K | - | 20 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | MIFARE DESFire EV1 CL2 | double | 4K | - | 20 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | MIFARE DESFire EV1 CL2 | double | 8K | - | 20 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | Smart MX | single | - | - | xx <sup>8</sup> | Х | х | х | х | х | х | Х | Х | | Smart MX CL2 | double | - | - | xx <sup>9</sup> | х | х | х | х | х | х | Х | Х | | | | | | | | | | | | | | | **Note:** The bit numbering in the ISO/IEC 14443 starts with LSBit = bit 1, but not LSBit = bit 0. So one byte counts bit 1...8 instead of bit 0...7. NXP MIFARE Plus ICs might use a **generic SAK** (in the near future), which does not (exclusively) indicate the chip type during the anti-collision procedure for privacy reasons. In such case the way to distinguish between different MIFARE Plus types is the read of Block 0, to use the ATS, if available, or the card capabilities of the Virtual Card Selection. Note: The MIFARE Classic 1K, MIFARE Classic 4K and MIFARE Mini with 7 byte UID (Double Size UID) with NUID mapping enabled does not support Cascade Level 2, and therefore uses the indicated SAK in Cascade Level 1. # 4. Coding of Type Identification in the Historical Characters of the ATS New MIFARE card ICs using the ISO/IEC 14443-4 may offer the option to code the ATS in the field. This allows the user to code an own chip type. The Type Identification coding as used by the MIFARE Plus is shown in <u>Table 7</u>. It is not recommended to code any application related information in the publicly available data like ATS. **Note:** Be aware of privacy protection and avoid as much information being available to anybody in plain as possible. #### 4.1 Type Identification Coding format The format of the Type Identification Coding is shown in <u>Table 7</u>. It uses a TLV format (details refer to ISO/IEC 7816-4), starting with an Tag Byte. The Tag Byte is followed by a Length byte, indicating the length of the following Value field. The value bytes code the Chip Type, the Chip Version, the Specifics and a 2 byte CRC. The Length byte counts the number of value bytes including the CRC, but excluding the length byte itself. The CRC for the Type Identification Coding is calculated as described in the ISO/IEC 14443 type A, and ensures a proper reading of the Type Identification Coding. Table 7. Type Identification Coding in the Historical Characters | т | ag L | _ength ( | Chip Type | Chip Version | Specifics | CRC | |---|------|----------|-----------|--------------|-----------|-----| | | | | | | | | <sup>8.</sup> Depends on the COS. All information provided in this document is subject to legal disclaimers © NXP B.V. 2011. All rights reserved. <sup>9. 9.</sup> Depends on the COS. # **MIFARE Type Identification Procedure** | | Tag | Length | Chip Type | Chip Version | Specifics | CRC | |---------------|---------|-------------------|----------------|----------------|----------------|-------| | no. of bytes | 1 | 1 | 1 | 1 | 1 | 2 | | Content | see 4.2 | 05 <sub>hex</sub> | see <u>4.3</u> | see <u>4.4</u> | see <u>4.5</u> | CRC | | Example (hex) | C1 | 05 | 2F | 2F | 01 | BC D6 | #### **MIFARE Type Identification Procedure** #### 4.2 Tag Byte The Tag Byte indicates the presence of a Historical Character pattern using a TLV format (see <u>Table 8</u>). The Value C1<sub>hex</sub> is coded as private class and primitive object (ISO/IEC 7816-4), and is used as default value for MIFARE or virtual cards of various types. Table 8. Tag Byte | ray byto | b7 | b6 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Hex | |-----------------------------------------------------|----|----|----|----|----|----|----|----|----|-----| | MIFARE, or (multiple) virtual cards of various type | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | C1 | # 4.3 Chip Type Coding The Chip Type Coding indicates the chip type (high nibble) and memory size (low nibble), if available. Details see <u>Table 9</u> and <u>Table 10</u>. **Note:** For privacy protection the MIFARE Plus does not indicate the memory size in the default configuration. Note: The current default configuration of the MIFARE DESFire or MIFARE DESFire EV1 does not include the Type Identification Coding in the ATS. Table 9. Chip Type (high nibble) Coding of Chip Type | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Hex | |--------------------------------------------|----|----|----|----|----|----|----|----|------| | (Multiple) Virtual Cards (MIFARE or other) | 0 | 0 | 0 | 0 | x | x | x | х | 0x | | MIFARE DESFire | 0 | 0 | 0 | 1 | x | x | x | х | 1x | | MIFARE Plus | 0 | 0 | 1 | 0 | x | x | x | х | 2x | | RFU | | | | | х | x | х | х | 3xFx | # **MIFARE Type Identification Procedure** Table 10. Chip Type (low nibble) Coding of Memory size | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Hex | |-------------|----|----|----|----|----|----|----|----|------| | <1 kByte | x | x | x | X | 0 | 0 | 0 | 0 | x0 | | 1 kByte | x | x | x | x | 0 | 0 | 0 | 1 | x1 | | 2 kByte | x | x | x | x | 0 | 0 | 1 | 0 | x2 | | 4 kByte | x | X | x | X | 0 | 0 | 1 | 1 | х3 | | 8 kByte | x | x | X | X | 0 | 1 | 0 | 0 | x4 | | RFU | x | X | X | X | | | | | x5xE | | Unspecified | x | X | X | X | 1 | 1 | 1 | 1 | xF | # 4.4 Chip Version Coding The Chip Version Coding indicates the Status of the chip (low nibble) as well as the chip generation (high nibble), if available. Details see <u>Table 11</u> and <u>Table 12</u>. **Note:** The current default configuration of the MIFARE Plus Engineering samples does not include the Type Identification Coding in the ATS. Table 11. Chip Version (high nibble) Coding of chip status | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Hex | |---------------------|----|----|----|----|----|----|----|----|------| | Engineering samples | 0 | 0 | 0 | 0 | x | x | x | x | 0x | | RFU | 0 | 0 | 0 | 1 | x | x | x | x | 1x | | Released | 0 | 0 | 1 | 0 | x | x | x | x | 2x | | RFU | | | | | x | x | x | x | 3xFx | Table 12. Chip Version (low nibble) Coding of chip generation | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Hex | |--------------|----|----|----|----|----|----|----|----|------| | Generation 1 | x | х | x | x | 0 | 0 | 0 | 0 | x0 | | Generation 2 | x | X | X | X | 0 | 0 | 0 | 1 | x1 | | Generation 3 | x | х | х | х | 0 | 0 | 1 | 0 | x2 | | RFU | x | x | x | x | | | | | x5xE | | Unspecified | x | X | X | X | 1 | 1 | 1 | 1 | xF | #### **MIFARE Type Identification Procedure** # 4.5 Coding of the Specifics In the Specifics the capability for the virtual card selection of the chip is coded in the low nibble (see <u>Table 13</u>), and chip or customer specific details can be coded in the high nibble. Table 13. Specifics (high nibble) Coding of chip virtual card selection capability | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Hex | |--------------------------------------------|----|----|----|----|----|----|----|----|------| | Only VCSL supported <sup>10</sup> | x | х | x | х | 0 | 0 | 0 | 0 | x0 | | VCS, VCSL, and SVC supported <sup>11</sup> | x | x | x | x | 0 | 0 | 0 | 1 | x1 | | RFU | x | х | x | х | | | | | x2xD | | no VCS command supported <sup>12</sup> | x | х | x | х | 1 | 1 | 1 | 0 | xE | | Unspecified | x | x | x | х | 1 | 1 | 1 | 1 | xF | # 4.6 Default Coding of MIFARE cards The default coding of the MIFARE products (release status) is shown in <u>Table 14</u>. Table 14. MIFARE default Type Identification Coding in the ATS Table description (optional) | | MIFARE DESFire | |-------------------|-------------------------------------------------------------| | | MIFARE DESFire EV1 2K | | | MIFARE DESFire EV1 4K | | | MIFARE DESFire EV1 8K | | 05 2F 2F 01 BC D6 | MIFARE Plus X 2K | | 05 2F 2F 01 BC D6 | MIFARE Plus X 4K | | 05 2F 2F 00 35 C7 | MIFARE Plus S 2K | | 05 2F 2F 00 35 C7 | MIFARE Plus S 4K | | | 05 2F 2F 01 BC D6<br>05 2F 2F 01 BC D6<br>05 2F 2F 00 35 C7 | <sup>10. 10.</sup> Details of virtual card selection refer to the AN Virtual Card Selection. <sup>11. 11.</sup> Details of virtual card selection refer to the AN Virtual Card Selection. <sup>12. 12.</sup> Details of virtual card selection refer to the AN Virtual Card Selection. #### **MIFARE Type Identification Procedure** # 5. Legal information #### 5.1 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. #### 5.2 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. **Evaluation products** — This product is provided on an "as is" and "with all faults" basis for evaluation purposes only. NXP Semiconductors, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this product remains with customer. In no event shall NXP Semiconductors, its affiliates or their suppliers be liable to customer for any special, indirect, consequential, punitive or incidental damages (including without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages. Notwithstanding any damages that customer might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP Semiconductors, its affiliates and their suppliers and customer's exclusive remedy for all of the foregoing shall be limited to actual damages incurred by customer based on reasonable reliance up to the greater of the amount actually paid by customer for the product or five dollars (US\$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose. #### 5.3 Licenses #### ICs with DPA Countermeasures functionality NXP ICs containing functionality implementing countermeasures to Differential Power Analysis and Simple Power Analysis are produced and sold under applicable license from Cryptography Research, Inc. #### 5.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are property of their respective owners. MIFARE — is a trademark of NXP B.V. MIFARE Plus — is a trademark of NXP B.V. MIFARE Ultralight — is a trademark of NXP B.V. MIFARE DESFire — is a trademark of NXP B.V. # **MIFARE Type Identification Procedure** # 6. Contents | 1. | Introduction | 3 | |---------|---------------------------------------------|-------| | 1.1 | Terms and Abbreviations | 3 | | 1.2 | Scope | 3 | | 1.3 | MIFARE and ISO/IEC 14443 | | | 1.3.1 | MIFARE | 4 | | 1.3.2 | ISO/IEC 14443 | | | 1.3.2.1 | Part 1: Physical characteristics | 4 | | 1.3.2.2 | Part 2: RF signal & power interface | | | 1.3.2.3 | Part 3: Initialization & anti-collision | | | 1.3.2.4 | Part 4: Transmission protocol | 4 | | 2. | MIFARE IC types | 5 | | 3. | Chip Type Identification Procedure | 6 | | 3.1 | Coding of Answer to Request Type A (ATC | λA)8 | | 3.2 | Coding of Select Acknowledge (SAK) | | | 4. | Coding of Type Identification in the Histor | rical | | | Characters of the ATS | 11 | | 4.1 | Type Identification Coding format | 11 | | 4.2 | Tag Byte | | | 4.3 | Chip Type Coding | 13 | | 4.4 | Chip Version Coding | 14 | | 4.5 | Coding of the Specifics | | | 4.6 | Default Coding of MIFARE cards | 15 | | 5. | Legal information | 16 | | 5.1 | Definitions | 16 | | 5.2 | Disclaimers | 16 | | 5.3 | Licenses | 16 | | 5.4 | Trademarks | 16 | | 6 | Contents | 17 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in the section 'Legal information'. © NXP B.V. 2011. All rights reserved. For more information, visit: $http://www.nxp.com \\ For sales office addresses, please send an email to: salesaddresses@nxp.com \\$